Document Number: ITDE10550C2 Preliminary Datasheet V1.0

### 915MHz, 550W, 40V High Power RF LDMOS FETs

### **Description**

The ITDE10550C2 is a 550-watt, internally matched LDMOS FET, designed for ISM applications including RF Energy at 915MHz. It can be used in Class AB/B and Class C configuration, supporting both CW and pulsed signal

In typical application using 2\*ITDE10550C2 in parallel, it can deliver more than 850W CW with high efficiency



•Typical Performance using single **ITDE10550C2** (On Innogration fixture with device soldered): VDD = 42Volts, I<sub>DQ</sub> = 10 mA, CW signal

| Freq(MHz) | Pin(dBm) | Pout(dBm) | Pout(W) | IDS(A) | Gain(dB) | Eff(%) |
|-----------|----------|-----------|---------|--------|----------|--------|
| 915       | 45.5     | 57.5      | 560     | 19.4   | 12       | 69%    |

#### **Features**

- High Efficiency and Linear Gain Operations
- Integrated ESD Protection
- Internally Matched for Ease of Use
- · Excellent thermal stability, low HCI drift

- Large Positive and Negative Gate/Source Voltage Range for Improved Class C Operation
- · Pb-free, RoHS-compliant

#### **Table 1. Maximum Ratings**

| Rating                         | Symbol           | Value       | Unit |
|--------------------------------|------------------|-------------|------|
| DrainSource Voltage            | V <sub>DSS</sub> | 95          | Vdc  |
| GateSource Voltage             | V <sub>GS</sub>  | -10 to +10  | Vdc  |
| Operating Voltage              | $V_{DD}$         | +42         | Vdc  |
| Storage Temperature Range      | Tstg             | -65 to +150 | °C   |
| Case Operating Temperature     | Tc               | +150        | °C   |
| Operating Junction Temperature | TJ               | +225        | °C   |

### **Table 2. Thermal Characteristics**

| Characteristic                                        | Symbol | Value | Unit  |
|-------------------------------------------------------|--------|-------|-------|
| Thermal Resistance, Junction to Case                  | Do 10  | 0.25  | °C/W  |
| T <sub>C</sub> = 85°C, T <sub>J</sub> =200°C, DC test | R⊕JC   | 0.25  | 30/00 |

### **Table 3. ESD Protection Characteristics**

| Test Methodology                  | Class   |
|-----------------------------------|---------|
| Human Body Model (per JESD22A114) | Class 2 |

#### Table 4. Electrical Characteristics (TA = 25 C unless otherwise noted)

| Characteristic                                  | Symbol           | Min | Тур | Max | Unit |
|-------------------------------------------------|------------------|-----|-----|-----|------|
| OC Characteristics (per half section)           |                  |     |     |     |      |
| Drain-Source Breakdown Voltage                  | $V_{	ext{pss}}$  | 95  |     |     | V    |
| (V <sub>GS</sub> =0V; I <sub>D</sub> =100uA)    | V DSS            | 95  |     |     | V    |
| Zero Gate Voltage Drain Leakage Current         | 1                |     |     | 10  |      |
| $(V_{DS} = 40 \text{ V}, V_{GS} = 0 \text{ V})$ | I <sub>DSS</sub> |     |     | 10  | μΑ   |



Document Number: ITDE10550C2 Preliminary Datasheet V1.0

| GateSource Leakage Current                                                      |                      |     |      | 4   |    |
|---------------------------------------------------------------------------------|----------------------|-----|------|-----|----|
| $(V_{GS} = 6 \text{ V}, V_{DS} = 0 \text{ V})$                                  | Igss                 |     |      | 1   | μΑ |
| Gate Threshold Voltage                                                          | V (0.)               |     | 2.0  |     |    |
| $(V_{DS} = 40V, I_{D} = 600 \text{ uA})$                                        | V <sub>GS</sub> (th) |     | 2.0  |     | V  |
| Gate Quiescent Voltage                                                          |                      | 2.1 | 2.62 | 3.1 |    |
| (V <sub>DD</sub> = 40 V, I <sub>DQ</sub> = 100 mA, Measured in Functional Test) | $V_{GS(Q)}$          | 2.1 | 2.02 | 3.1 | V  |

Functional Tests (On Innogration Test Fixture, 50 ohm system) : $V_{DD}$  =42 Vdc,  $I_{DQ}$  = 50 mA, f = 915 MHz, Pin=45.5dBm CW Signal Measurements.

| Power Gain                          | Gp               | <br>12  | <br>dB |
|-------------------------------------|------------------|---------|--------|
| Drain Efficiency @ P <sub>OUT</sub> | η <sub>D</sub>   | <br>68  | <br>%  |
| Output Power                        | P <sub>out</sub> | <br>550 | <br>W  |
| Input Return Loss                   | IRL              | <br>-7  | <br>dB |

Load Mismatch (In Innogration Test Fixture, 50 ohm system):  $V_{DD} = 42 \text{ Vdc}$ ,  $I_{DQ} = 10 \text{ mA}$ , f = 915 MHz

| VSWR 10:1 at 550W Output Power             | No Device Degradation |
|--------------------------------------------|-----------------------|
| at all Phase Angles, pulsed CW, 100us, 10% |                       |



# Reference Circuit of Test Fixture Assembly Diagram 1\*ITDE10550C2



Figure 1. Test Circuit Component Layout

**Table 1. Test Circuit Component Designations and Values** 

| Component | Description | Suggestion                   |
|-----------|-------------|------------------------------|
| C1,C2,C3  | 75pF        | MQ301111                     |
| C4,C5     | 10uF/100V   | Ceramic multilayer capacitor |
| C6        | 100pF       | MCM-1-300V-D-101J            |
| C7,C8     | 1.2pF       | MQ301111                     |
| C9        | 3.0pF       | MQ301111                     |
| C10       | 4700uF/63V  | Electrolyic Capacitor        |
| R1        | 18 Ω        | Chip Resistor                |
| PCB       | 30mil       | Rogers 4350B                 |



### **CHARACTERISTICS**

Figure 2. Network analyzer output S11/S21





### **Package Outline**



Document Number: ITDE10550C2 Preliminary Datasheet V1.0

### **Revision history**

#### Table 6. Document revision history

| Date       | Revision | Datasheet Status      |
|------------|----------|-----------------------|
| 2023/10/20 | Rev 1.0  | Preliminary Datasheet |
|            |          |                       |
|            |          |                       |

Application data based on HL-23-50

#### **Disclaimers**

Specifications are subject to change without notice. Innogration believes the information contained within this data sheet to be accurate and reliable. However, no responsibility is assumed by Innogration for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Innogration . Innogration makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose. "Typical" parameters are the average values expected by Innogration in large quantities and are provided for information purposes only. These values can and do vary in different applications and actual performance can vary over time. All operating parameters should be validated by customer's technical experts for each application. Innogration products are not designed, intended or authorized for use as components in applications intended for surgical implant into the body or to support or sustain life, in applications in which the failure of the Innogration product could result in personal injury or death or in applications for planning, construction, maintenance or direct operation of a nuclear facility. For any concerns or questions related to terms or conditions, pls check with Innogration and authorized distributors Copyright © by Innogration (Suzhou) Co.,Ltd.